Verilog
Verilog, standardized as IEEE 1364, is a hardware description language used to model electronic systems. It is most commonly used in the design and verification of digital circuits at the register-transfer level of abstraction. It is also used in the verification of analog circuits and mixed-signal circuits, as well as in the design of genetic circuits. In 2009, the Verilog standard was merged into the SystemVerilog standard, creating IEEE Standard 1800-2009. Since then, Verilog is officially part of the SystemVerilog language. The current version is IEEE standard 1800-2017.
Overview
Hardware description languages such as Verilog are similar to software programming languages because they include ways of describing the propagation time and signal strengths. There are two types of assignment operators; a blocking assignment, and a non-blocking assignment. The non-blocking assignment allows designers to describe a state-machine update without needing to declare and use temporary storage variables. Since these concepts are part of Verilog's language semantics, designers could quickly write descriptions of large circuits in a relatively compact and concise form. At the time of Verilog's introduction, Verilog represented a tremendous productivity improvement for circuit designers who were already using graphical schematic capture software and specially written software programs to document and simulate electronic circuits.The designers of Verilog wanted a language with syntax similar to the C programming language, which was already widely used in engineering software development. Like C, Verilog is case-sensitive and has a basic preprocessor. Its control flow keywords are equivalent, and its operator precedence is compatible with C. Syntactic differences include: required bit-widths for variable declarations, demarcation of procedural blocks, and many other minor differences. Verilog requires that variables be given a definite size. In C these sizes are assumed from the 'type' of the variable.
A Verilog design consists of a hierarchy of modules. Modules encapsulate design hierarchy, and communicate with other modules through a set of declared input, output, and bidirectional ports. Internally, a module can contain any combination of the following: net/variable declarations, concurrent and sequential statement blocks, and instances of other modules. Sequential statements are placed inside a begin/end block and executed in sequential order within the block. However, the blocks themselves are executed concurrently, making Verilog a dataflow language.
Verilog's concept of 'wire' consists of both signal values and signal strengths. This system allows abstract modeling of shared signal lines, where multiple sources drive a common net. When a wire has multiple drivers, the wire's value is resolved by a function of the source drivers and their strengths.
A subset of statements in the Verilog language are synthesizable. Verilog modules that conform to a synthesizable coding style, known as RTL, can be physically realized by synthesis software. Synthesis software algorithmically transforms the Verilog source into a netlist, a logically equivalent description consisting only of elementary logic primitives that are available in a specific FPGA or VLSI technology. Further manipulations to the netlist ultimately lead to a circuit fabrication blueprint.
History
Beginning
Verilog was created by Prabhu Goel, Phil Moorby and Chi-Lai Huang and Douglas Warmke between late 1983 and early 1984. Chi-Lai Huang had earlier worked on a hardware description LALSD, a language developed by Professor S.Y.H. Su, for his PhD work. The rights holder for this process, at the time proprietary, was "Automated Integrated Design Systems". Gateway Design Automation was purchased by Cadence Design Systems in 1990. Cadence now has full proprietary rights to Gateway's Verilog and the Verilog-XL, the HDL-simulator that would become the de facto standard for the next decade. Originally, Verilog was only intended to describe and allow simulation; the automated synthesis of subsets of the language to physically realizable structures was developed after the language had achieved widespread usage.Verilog is a portmanteau of the words "verification" and "logic".
Verilog-95
With the increasing success of VHDL at the time, Cadence decided to make the language available for open standardization. Cadence transferred Verilog into the public domain under the organization. Verilog was later submitted to IEEE and became IEEE Standard 1364-1995, commonly referred to as Verilog-95.In the same time frame Cadence initiated the creation of Verilog-A to put standards support behind its analog simulator Spectre. Verilog-A was never intended to be a standalone language and is a subset of Verilog-AMS which encompassed Verilog-95.
Verilog 2001
Extensions to Verilog-95 were submitted back to IEEE to cover the deficiencies that users had found in the original Verilog standard. These extensions became IEEE Standard 1364-2001 known as Verilog-2001.Verilog-2001 is a significant upgrade from Verilog-95. First, it adds explicit support for signed nets and variables. Previously, code authors had to perform signed operations using awkward bit-level manipulations. The same function under Verilog-2001 can be more succinctly described by one of the built-in operators: +, -, /, *, >>>. A generate/endgenerate construct allows Verilog-2001 to control instance and statement instantiation through normal decision operators. Using generate/endgenerate, Verilog-2001 can instantiate an array of instances, with control over the connectivity of the individual instances. File I/O has been improved by several new system tasks. And finally, a few syntax additions were introduced to improve code readability.
Verilog-2001 is the version of Verilog supported by the majority of commercial EDA software packages.
Verilog 2005
Not to be confused with SystemVerilog, Verilog 2005 consists of minor corrections, spec clarifications, and a few new language features.A separate part of the Verilog standard, Verilog-AMS, attempts to integrate analog and mixed signal modeling with traditional Verilog.
SystemVerilog
The advent of hardware verification languages such as OpenVera, and Verisity's e language encouraged the development of Superlog by Co-Design Automation Inc. The foundations of Superlog and Vera were donated to Accellera, which later became the IEEE standard P1800-2005: SystemVerilog.SystemVerilog is a superset of Verilog-2005, with many new features and capabilities to aid design verification and design modeling. As of 2009, the SystemVerilog and Verilog language standards were merged into SystemVerilog 2009. The current version is IEEE standard 1800-2017.
Example
A simple example of two flip-flops follows:module toplevel;
input clock;
input reset;
reg flop1;
reg flop2;
always @
if
begin
flop1 <= 0;
flop2 <= 1;
end
else
begin
flop1 <= flop2;
flop2 <= flop1;
end
endmodule
The
<=
operator in Verilog is another aspect of its being a hardware description language as opposed to a normal procedural language. This is known as a "non-blocking" assignment. Its action does not register until after the always block has executed. This means that the order of the assignments is irrelevant and will produce the same result: flop1 and flop2 will swap values every clock.The other assignment operator
=
is referred to as a blocking assignment. When =
assignment is used, for the purposes of logic, the target variable is updated immediately. In the above example, had the statements used the =
blocking operator instead of <=
, flop1 and flop2 would not have been swapped. Instead, as in traditional programming, the compiler would understand to simply set flop1 equal to flop2.An example counter circuit follows:
module Div20x ;
// TITLE 'Divide-by-20 Counter with enables'
// enable CEP is a clock enable only
// enable CET is a clock enable and
// enables the TC output
// a counter using the Verilog language
parameter size = 5;
parameter length = 20;
input rst; // These inputs/outputs represent
input clk; // connections to the module.
input cet;
input cep;
output count;
output tc;
reg count; // Signals assigned
// within an always
// block
// must be of type reg
wire tc; // Other signals are of type wire
// The always statement below is a parallel
// execution statement that
// executes any time the signals
// rst or clk transition from low to high
always @
if // This causes reset of the cntr
count <= ;
else
if // Enables both true
begin
if
count <= ;
else
count <= count + 1'b1;
end
// the value of tc is continuously assigned
// the value of the expression
assign tc = ;
endmodule
An example of delays:
...
reg a, b, c, d;
wire e;
...
always @
begin
a = b & e;
b = a | b;
#5 c = b;
d = #6 c ^ e;
end
The always clause above illustrates the other type of method of use, i.e. it executes whenever any of the entities in the list changes. When one of these changes, a is immediately assigned a new value, and due to the blocking assignment, b is assigned a new value afterward. After a delay of 5 time units, c is assigned the value of b and the value of c ^ e is tucked away in an invisible store. Then after 6 more time units, d is assigned the value that was tucked away.
Signals that are driven from within a process must be of type reg. Signals that are driven from outside a process must be of type wire. The keyword reg does not necessarily imply a hardware register.
Definition of constants
The definition of constants in Verilog supports the addition of a width parameter. The basic syntax is:<Width in bits>'<base letter><number>
Examples:
- 12'h123 — Hexadecimal 123
- 20'd44 — Decimal 44
- 4'b1010 — Binary 1010
- 6'o77 — Octal 77
Synthesizable constructs
// Mux examples — Three ways to do the same thing.
// The first example uses continuous assignment
wire out;
assign out = sel ? a : b;
// the second example uses a procedure
// to accomplish the same thing.
reg out;
always @
begin
case
1'b0: out = b;
1'b1: out = a;
endcase
end
// Finally — you can use if/else in a
// procedural structure.
reg out;
always @
if
out = a;
else
out = b;
The next interesting structure is a transparent latch; it will pass the input to the output when the gate signal is set for "pass-through", and captures the input and stores it upon transition of the gate signal to "hold". The output will remain stable regardless of the input signal while the gate is set to "hold". In the example below the "pass-through" level of the gate would be when the value of the if clause is true, i.e. gate = 1. This is read "if gate is true, the din is fed to latch_out continuously." Once the if clause is false, the last value at latch_out will remain and is independent of the value of din.
// Transparent latch example
reg latch_out;
always @
if
latch_out = din; // Pass through state
// Note that the else isn't required here. The variable
// latch_out will follow the value of din while gate is
// high. When gate goes low, latch_out will remain constant.
The flip-flop is the next significant template; in Verilog, the D-flop is the simplest, and it can be modeled as:
reg q;
always @
q <= d;
The significant thing to notice in the example is the use of the non-blocking assignment. A basic rule of thumb is to use <= when there is a posedge or negedge statement within the always clause.
A variant of the D-flop is one with an asynchronous reset; there is a convention that the reset state will be the first if clause within the statement.
reg q;
always @
if
q <= 0;
else
q <= d;
The next variant is including both an asynchronous reset and asynchronous set condition; again the convention comes into play, i.e. the reset term is followed by the set term.
reg q;
always @
if
q <= 0;
else
if
q <= 1;
else
q <= d;
Note: If this model is used to model a Set/Reset flip flop then simulation errors can result. Consider the following test sequence of events. 1) reset goes high 2) clk goes high 3) set goes high 4) clk goes high again 5) reset goes low followed by 6) set going low. Assume no setup and hold violations.
In this example the always @ statement would first execute when the rising edge of reset occurs which would place q to a value of 0. The next time the always block executes would be the rising edge of clk which again would keep q at a value of 0. The always block then executes when set goes high which because reset is high forces q to remain at 0. This condition may or may not be correct depending on the actual flip flop. However, this is not the main problem with this model. Notice that when reset goes low, that set is still high. In a real flip flop this will cause the output to go to a 1. However, in this model it will not occur because the always block is triggered by rising edges of set and reset — not levels. A different approach may be necessary for set/reset flip flops.
The final basic variant is one that implements a D-flop with a mux feeding its input. The mux has a d-input and feedback from the flop itself. This allows a gated load function.
// Basic structure with an EXPLICIT feedback path
always @
if
q <= d;
else
q <= q; // explicit feedback path
// The more common structure ASSUMES the feedback is present
// This is a safe assumption since this is how the
// hardware compiler will interpret it. This structure
// looks much like a latch. The differences are the
// @ and the non-blocking <=
//
always @
if
q <= d; // the "else" mux is "implied"
Note that there are no "initial" blocks mentioned in this description. There is a split between FPGA and ASIC synthesis tools on this structure. FPGA tools allow initial blocks where reg values are established instead of using a "reset" signal. ASIC synthesis tools don't support such a statement. The reason is that an FPGA's initial state is something that is downloaded into the memory tables of the FPGA. An ASIC is an actual hardware implementation.
Initial and always
There are two separate ways of declaring a Verilog process. These are the always and the initial keywords. The always keyword indicates a free-running process. The initial keyword indicates a process executes exactly once. Both constructs begin execution at simulator time 0, and both execute until the end of the block. Once an always block has reached its end, it is rescheduled. It is a common misconception to believe that an initial block will execute before an always block. In fact, it is better to think of the initial-block as a special-case of the always-block, one which terminates after it completes for the first time.//Examples:
initial
begin
a = 1; // Assign a value to reg a at time 0
#1; // Wait 1 time unit
b = a; // Assign the value of reg a to reg b
end
always @ // Any time a or b CHANGE, run the process
begin
if
c = b;
else
d = ~b;
end // Done with this block, now return to the top
always @// Run whenever reg a has a low to high change
a <= b;
These are the classic uses for these two keywords, but there are two significant additional uses. The most common of these is an always keyword without the @ sensitivity list. It is possible to use always as shown below:
always
begin // Always begins executing at time 0 and NEVER stops
clk = 0; // Set clk to 0
#1; // Wait for 1 time unit
clk = 1; // Set clk to 1
#1; // Wait 1 time unit
end // Keeps executing — so continue back at the top of the begin
The always keyword acts similar to the C language construct while in the sense that it will execute forever.
The other interesting exception is the use of the initial keyword with the addition of the forever keyword.
The example below is functionally identical to the always example above.
initial forever // Start at time 0 and repeat the begin/end forever
begin
clk = 0; // Set clk to 0
#1; // Wait for 1 time unit
clk = 1; // Set clk to 1
#1; // Wait 1 time unit
end
Fork/join
The fork/join pair are used by Verilog to create parallel processes. All statements between a fork/join pair begin execution simultaneously upon execution flow hitting the fork. Execution continues after the join upon completion of the longest running statement or block between the fork and join.initial
fork
$write; // Print Char A
$write; // Print Char B
begin
#1; // Wait 1 time unit
$write;// Print Char C
end
join
The way the above is written, it is possible to have either the sequences "ABC" or "BAC" print out. The order of simulation between the first $write and the second $write depends on the simulator implementation, and may purposefully be randomized by the simulator. This allows the simulation to contain both accidental race conditions as well as intentional non-deterministic behavior.
Notice that VHDL cannot dynamically spawn multiple processes like Verilog.
Race conditions
The order of execution isn't always guaranteed within Verilog. This can best be illustrated by a classic example. Consider the code snippet below:initial
a = 0;
initial
b = a;
initial
begin
#1;
$display;
end
What will be printed out for the values of a and b? Depending on the order of execution of the initial blocks, it could be zero and zero, or alternately zero and some other arbitrary uninitialized value. The $display statement will always execute after both assignment blocks have completed, due to the #1 delay.
Operators
Note: These operators are not shown in order of precedence.Operator type | Operator symbols | Operation performed |
Bitwise | ~ | Bitwise NOT |
Bitwise | & | Bitwise AND |
Bitwise | Bitwise OR | |
Bitwise | ^ | Bitwise XOR |
Bitwise | ~^ or ^~ | Bitwise XNOR |
Logical | ! | NOT |
Logical | && | AND |
Logical | OR | |
Reduction | & | Reduction AND |
Reduction | ~& | Reduction NAND |
Reduction | Reduction OR | |
Reduction | Reduction NOR | |
Reduction | ^ | Reduction XOR |
Reduction | ~^ or ^~ | Reduction XNOR |
Arithmetic | + | Addition |
Arithmetic | - | Subtraction |
Arithmetic | - | 2's complement |
Arithmetic | * | Multiplication |
Arithmetic | / | Division |
Arithmetic | ** | Exponentiation |
Relational | > | Greater than |
Relational | < | Less than |
Relational | >= | Greater than or equal to |
Relational | <= | Less than or equal to |
Relational | Logical equality | |
Relational | != | Logical inequality |
Relational | 4-state logical equality | |
Relational | ! | 4-state logical inequality |
Shift | >> | Logical right shift |
Shift | << | Logical left shift |
Shift | >>> | Arithmetic right shift |
Shift | <<< | Arithmetic left shift |
Concatenation | Concatenation | |
Replication | Replicate value m for n times | |
Conditional | ? : | Conditional |
Four-valued logic
The IEEE 1364 standard defines a four-valued logic with four states: 0, 1, Z, and X. For the competing VHDL, a dedicated standard for multi-valued logic exists as IEEE 1164 with nine levels.System tasks
System tasks are available to handle simple I/O and various design measurement functions during simulation. All system tasks are prefixed with $ to distinguish them from user tasks and functions. This section presents a short list of the most frequently used tasks. It is by no means a comprehensive list.- $display — Print to screen a line followed by an automatic newline.
- $write — Print to screen a line without the newline.
- $swrite — Print to variable a line without the newline.
- $sscanf — Read from variable a format-specified string.
- $fopen — Open a handle to a file
- $fdisplay — Print a line from a file followed by an automatic newline.
- $fwrite — Print to file a line without the newline.
- $fscanf — Read from file a format-specified string.
- $fclose — Close and release an open file handle.
- $readmemh — Read hex file content into a memory array.
- $readmemb — Read binary file content into a memory array.
- $monitor — Print out all the listed variables when any change value.
- $time — Value of current simulation time.
- $dumpfile — Declare the VCD format output file name.
- $dumpvars — Turn on and dump the variables.
- $dumpports — Turn on and dump the variables in Extended-VCD format.
- $random — Return a random value.
Program Language Interface (PLI)
The PLI enables Verilog to cooperate with other programs written in the C language such as test harnesses, instruction set simulators of a microcontroller, debuggers, and so on. For example, it provides the C functions
tf_putlongp
and tf_getlongp
which are used to write and read the argument of the current Verilog task or function, respectively.Simulation software
For information on Verilog simulators, see the list of Verilog simulators.Additional material
- List of Verilog simulators
- Waveform viewer
- SystemVerilog Direct Programming Interface
- Verilog Procedural Interface
Similar languages
- VHDL
- SystemC — C++ library providing HDL event-driven semantics
- SystemVerilog
- OpenVera
- e
- Property Specification Language
Verilog generators
Standards development
- – The official standard for Verilog 2005.
- – Working group for Verilog.
- – Working group for SystemVerilog.
- – A description of the syntax in Backus-Naur form. This predates the IEEE-1364 standard.
- – Accellera mixed signal extensions to Verilog
Language extensions
- — An open-source meta-comment used by industry IP to simplify maintaining Verilog code.