Sempron
Sempron has been the marketing name used by AMD for several different budget desktop CPUs, using several different technologies and CPU socket formats. The Sempron replaced the AMD Duron processor and competes against Intel's Celeron series of processors. AMD coined the name from the Latin , which means "always", to suggest the Sempron is suitable for "daily use, practical, and part of everyday life".
History and features
The first Sempron CPUs were based on the Athlon XP architecture using the Thoroughbred or Thorton core. These models were equipped with the Socket A interface, 256 KiB L2 cache and 166 MHz Front side bus. Thoroughbred cores natively had 256 KiB L2 cache, but Thortons had 512 KiB L2 cache, half of which was disabled and could sometimes be reactivated with a slight physical modification to the chip. Later, AMD introduced the Sempron 3000+ CPU, based on the Barton core with 512 KiB L2 cache. From a hardware and user standpoint, the Socket A Sempron CPUs were essentially identical to Athlon XP desktop CPUs with a new brand name. AMD has ceased production of all Socket A Sempron CPUs.The second generation was based on the architecture of the Socket 754 Athlon 64. Some differences from Athlon 64 processors include a reduced cache size, and the absence of AMD64 support in earlier models. Apart from these differences, the Socket 754 Sempron CPUs share most features with the more powerful Athlon 64, including an integrated memory controller, the HyperTransport link, and AMD's "NX bit" feature.
In the second half of 2005, AMD added 64-bit support to the Sempron line. Some journalists often refer to this revision of chips as "Sempron 64" to distinguish it from the previous revision. AMD's intent in releasing 64-bit entry-level processors was to extend the market for 64-bit processors, which at the time of Sempron 64's first release, was a niche market.
In 2006, AMD announced the Socket AM2 and Socket S1 line of Sempron processors. These are functionally equivalent to the previous generation, except they have a dual-channel DDR2 SDRAM memory controller which replaces the single-channel DDR SDRAM version. The TDP of the standard version remains at 62 W, while the new "Energy Efficient Small Form Factor" version has a reduced 35 W TDP. The Socket AM2 version also does not require a minimum voltage of 1.1 volts to operate, whereas all socket 754 Semprons with Cool'n'Quiet did. In 2006, AMD was selling both Socket 754 and Socket AM2 Sempron CPUs concurrently. In the middle of 2007 AMD appears to have dropped the 754 line and is shipping AM2 and S1 Semprons.
Features table
Models for Socket A (Socket 462)
Thoroughbred B/Thorton (130 nm)
- L1-Cache: 64 + 64 KiB
- L2-Cache: 256 KiB, full speed
- MMX, 3DNow!, SSE
- Socket A
- Front side bus: 166 MHz
- VCore: 1.6 V
- First release: July 28, 2004
- Clockrate: 1500 MHz – 2000 MHz
Barton (130 nm)
- L1-Cache: 64 + 64 KiB
- L2-Cache: 512 KiB, full speed
- MMX, 3DNow!, SSE
- Socket A
- Front side bus: 166 MHz – 200 MHz
- VCore: 1.6 – 1.65 V
- First release: September 17, 2004
- Clockrate: 2000–2200 MHz
Models for Socket 754
Paris (130 nm SOI">Silicon on Insulator">SOI)
- L1-Cache: 64 + 64 KiB
- L2-Cache: 256 KiB, full speed
- MMX, 3DNow!, SSE, SSE2
- Enhanced Virus Protection
- Integrated 72-bit DDR memory controller
- Socket 754, 800 MHz HyperTransport
- VCore: 1.4 V
- First release: July 28, 2004
- Clockrate: 1800 MHz
- Stepping: CG
Palermo (90 nm SOI)
- Early models are downlabeled "Oakville" mobile Athlon64
- L1-Cache: 64 + 64 KiB
- L2-Cache: 128/256 KiB, full speed
- MMX, 3DNow!, SSE, SSE2
- SSE3 support on E3 and E6 steppings
- AMD64 on E6 stepping
- Cool'n'Quiet
- Enhanced Virus Protection
- Integrated 72-bit DDR memory controller
- Socket 754, 800 MHz HyperTransport
- VCore: 1.4 V
- First release: February 2005
- Clockrate: 1400–2000 MHz
- *128 KiB L2-Cache
- *256 KiB L2-Cache
- Steppings: D0, E3, E6
Models for Socket 939
Palermo (90 nm SOI)
- L1-Cache: 64 + 64 KiB
- L2-Cache: 128/256 KiB, full speed
- MMX, 3DNow!, SSE, SSE2, SSE3, AMD64, Cool'n'Quiet, NX bit
- Integrated 144-bit DDR memory controller
- Socket 939, 800 MHz HyperTransport
- VCore: 1.35/1.4 V
- First release: October 2005
- Clockrate: 1800–2000 MHz
- *128 KiB L2-Cache
- *256 KiB L2-Cache
- Steppings: E3, E6
Models for Socket AM2
Manila (90 nm SOI)
- L1-Cache: 64 + 64 KiB
- L2-Cache: 128/256 KiB, full speed
- MMX, Extended 3DNow!, SSE, SSE2, SSE3, AMD64, Cool'n'Quiet, NX bit
- Integrated 128-bit DDR2 memory controller
- Socket AM2, 800 MHz HyperTransport
- VCore: 1.25/1.35/1.40 V
- First release: May 23, 2006
- Clockrate: 1600–2200 MHz
- *128 KiB L2-Cache
- *256 KiB L2-Cache
- Stepping: F2
Sparta (65 nm SOI)
- L1-Cache: 64 + 64 KiB
- L2-Cache: 256/512 KiB, full speed
- MMX, Extended 3DNow!, SSE, SSE2, SSE3, AMD64, Cool'n'Quiet, NX bit
- Integrated 128-bit DDR2 memory controller
- Socket AM2, 800 MHz HyperTransport
- VCore: 1.20/1.40 V
- First release: August 20, 2007
- Clockrate: 1900–2300 MHz
- *256 KiB L2-Cache
- *512 KiB L2-Cache
- Stepping: G1, G2
Brisbane (65 nm SOI)
Models for Socket AM3
Sargas (45 nm SOI)
- Chip harvests from Regor with one core disabled
- Core Speed – 2600–2900
- Max Temps : 63
- VCore: 1.35 V
- TDP: 45 W
- L1 Cache Size 128
- L2 Cache Size 1024
- CPU Arch : 1 CPU – 1 Cores – 1 Threads
- CPU EXT : MMX 3DNow! SSE SSE2 SSE3 SSE4A x86-64 AMD-V, Cool'n'Quiet, NX bit
- Integrated 128-bit DDR2 + DDR3 Memory Controller
- Socket AM3, 2000 MHz HyperTransport
- Steppings: C2, C3
Models for Socket S1 (638)
Keene (90 nm SOI)
- L1-Cache: 64 + 64 KiB
- L2-Cache: 256 or 512 KiB, full speed
- MMX, Extended 3DNow!, SSE, SSE2, SSE3, AMD64, Cool'n'Quiet, NX bit
- Integrated 128-bit DDR2 memory controller
- Socket S1, 800 MHz HyperTransport
- VCore: 0.950-1.25 V
- First release: May 17, 2006
- Clockrate: 1000–2000 MHz
- *256 KiB L2-Cache
- *512 KiB L2-Cache
- Stepping: F2
Sable (65 nm SOI)
- L1-Cache: 64 + 64 KiB
- L2-Cache: 512 KiB, full speed
- MMX, Extended 3DNow!, SSE, SSE2, SSE3, AMD64, Cool'n'Quiet, NX bit
- Integrated 128-bit DDR2 memory controller
- Socket S1, 1600 MHz HyperTransport
- VCore: 0.950-1.25 V
- First release: January 8, 2009
- Clockrate: 2000–2100 MHz 25w
- *512 KiB L2-Cache
Models for ASB1 package (BGA)
Huron (65 nm SOI)
- L1-Cache: 64 + 64 KiB
- L2-Cache: 256 KiB, full speed
- MMX, Extended 3DNow!, SSE, SSE2, SSE3, AMD64, Cool'n'Quiet, NX bit
- Integrated 128-bit DDR2 memory controller
- ASB1 package, 800 MHz HyperTransport
- VCore: ?
- First release: January 8, 2009
- Clockrate: 1000–1500 MHz
- *256 KiB L2-Cache 1000 MHz TDP 8 W
- *256 KiB L2-Cache 1500 MHz TDP 15 W
- Stepping: ?
Models for Socket 754 32-bit Semprons
Models for Socket S1 (638) 64-bit Semprons
FM2/FM2+ Semprons
- Model 240, 3.3 GHz/2.9 GHz, 1MB cache, 65W
- Model 250, 3.6 GHz/3.2 GHz, 1MB cache, 65W, Piledriver microarchitecture, Richland core
Semprons without Cool'n'Quiet
Max P-State | Min P-State | Model | Operating Mode | Package-Socket | Manufacturing Process | Part Number |
1400 MHz | N/A | 2500+ | 32/64 | Socket 754 | 0.09 micrometre | SDA2500AIO3BX |
1600 MHz | N/A | 2600+ | 32 or 32/64 | Socket 754 | 0.09 micrometre | SDA2600AIO2BA |
1600 MHz | N/A | 2600+ | 32/64 | Socket 754 | 0.09 micrometre | SDA2600AIO2BX |
1600 MHz | N/A | 2800+ | 32 | Socket 754 | 0.09 micrometre | SDA2800AIO3BA |
1600 MHz | N/A | 2800+ | 32/64 | Socket 754 | 0.09 micrometre | SDA2800AIO3BX |
1600 MHz | N/A | 2800+ | 32/64 | Socket AM2 | 0.09 micrometre | SDA2800IAA2CN |
1600 MHz | N/A | 3000+ | 32/64 | Socket AM2 | 0.09 micrometre | SDA3000IAA3CN |
1600 MHz | N/A | 3000+ | 32/64 | Socket AM2 | 0.09 micrometre | SDA3000IAA4CN |